You signed in with another tab or window. Reload to refresh your session.You signed out in another tab or window. Reload to refresh your session.You switched accounts on another tab or window. Reload to refresh your session.Dismiss alert
All SystemVerilog models are expressed in a Yaml type syntax (One file per Verilog Object Model)
From this Yaml description, all the code (C++ headers, VPI Interface, Serialization) is automatically generated.
Model inheritance and object/class grouping is supported (To follow the IEEE standard)
Supports the concept of "design" on top of the IEEE standard to support partitioning and multi-language (SystemVerilog - VHDL)
Any deviation/addition from the standard is cleary indicated by a uhdm prefix, IEEE standard API is either prefixed by vpi (Verilog) or vhpi (VHDL).
Model Concepts
The model is captured in .yaml files, one per object models detailed pages 976-1050 of the SystemVerilog 2017 IEEE standard.
To match the standard, several concepts are observed in the model:
obj_def: A leaf object specification (Object can be allocated and persisted)
class_def: A virtual class specification (Class is used either with inheritance - extends:, or as composition of a - class_ref)
property: Typically an int, bool, string property with a name and a vpi access type (ie: vpiModule) accessed by the vpi_get function
obj_ref: A reference to one (accessed by vpi_handle) or many (accessed by vpi_iterate) leaf objects
class_ref: A reference to one or many virtual class, actual objects returned will be of a leaf type
extends: Class inheritance specified by the extends keyword
group_def: Grouping of objects in a named or unnamed group (We actually give a representative name to unnamed groups)
group_ref: A reference to one or many members of a group of objects
Keywords used to capture the model in Yaml
all of the above keywords (obj_def...group_ref),
For each reference (obj_def, class_def, group_def) and property, the following sub fields:
name: the name of the field (spaces accepted), verbatim from the standard
vpi: the name of the VPI access type to access this object member (Has to match a defined value in vpi_user.h or sv_vpi_user.h)
type: the formal type of the field:
obj_ref
class_ref
group_ref
int
unsigned int
bool
string
value (VPI s_vpi_value)
delay (VPI s_vpi_delay)
card: cardinality of the field
1
any (0 or more)
When created by Surelog, the UHDM/VPI Data Model is a Folded Model:
The Instance tree contains the Design Hierarchy and Elaborated Nets/Ports with High conn and Low conn connections done.
The module definitions contain the logic elements (non-elaborated)
To get the complete picture of the design one has to use both views (Example in listener_elab.cpp)
Applications where the UHDM data model is used as a precursor to another internal datastructure like a Synthesis or Simulator tool will prefer using the Folded Model.
In contrast, The Standard VPI Data Model is Fully Elaborated.
UHDM offers an optional Full elaboration step to fullfill this VPI Standard requirement.
Applications where the UHDM data model is free standing and is the sole data structure for the design representation will prefer the Fully Elaborated Data Model, examples: Linters or Code Analyzers.
Model creation
The model creation task consists in converting the Object Model diagrams into their Yaml representation and invoking the creation of the concrete
C++ classes, iterators, serialization code by invoking "make"
After Deserialization of the persisted design (elaborated or not) (Read test2.cpp)
Client applications can elaborate optionally and use the VPI interface to navigate the Object Model and create their own internal data structures (Read test_helper.h)
Or use the Visitor (More like a Walker)
An example Visitor is auto-generated to print the content of the data model visitor.cpp
Or use the Listener Design Pattern
An example Listener is used as an example (tests/vpi_listener.cpp),
The listener enables client application development with minimum disruption while the data model evolves.
An Custom Elaborator example code uses the Listener Design Pattern in listener_elab.cpp
Universal Hardware Data Model. A complete modeling of the IEEE SystemVerilog Object Model with VPI Interface, Elaborator, Serialization, Visitor and Listener. Used as a compiled interchange format in between SystemVerilog tools. Compiles on Linux gcc, Windows msys2-gcc & msvc, OsX