-
Notifications
You must be signed in to change notification settings - Fork 0
/
Copy pathMakefile
81 lines (66 loc) · 2.24 KB
/
Makefile
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
# Thanks to Job Vranish (https://spin.atomicobject.com/2016/08/26/makefile-c-projects/)
TARGET_EXEC := tl
# compiler
# ========
CC := clang -std=c17
CXX := clang++ -std=c++17
# Source file
# ===========
SRC_DIRS := ./src
# Find all the C and C++ files we want to compile
SRCS := $(shell find $(SRC_DIRS) -name *.cpp -or -name *.c)
# Every folder in ./src will need to be passed to GCC so that it can find header files
INC_DIRS := $(shell find $(SRC_DIRS) -type d)
# mpc third-party
INC_DIRS += ./third-party/mpc
SRCS += ./third-party/mpc/mpc.c
# compiler & linker flags
# =======================
# Add a prefix to INC_DIRS. So moduleA would become -ImoduleA. GCC understands this -I flag
INC_FLAGS := $(addprefix -I,$(INC_DIRS))
# Address Sanitizer
ifeq ($(NOASAN), 1)
SANFLAGS :=
else
SANFLAGS := -fsanitize=address,leak,undefined -fno-omit-frame-pointer
endif
# The -MMD and -MP flags together generate Makefiles for us!
# These files will have .d instead of .o as the output.
CPPFLAGS := $(INC_FLAGS) -MMD -MP -Wall -Wextra -pedantic
LDFLAGS := -lm -lreadline -lpthread
BUILD_PREFIX := ./build
ifeq ($(BUILD), RELEASE)
BUILD_DIR := $(BUILD_PREFIX)/release
CPPFLAGS += -g -O3
else
BUILD_DIR := $(BUILD_PREFIX)/debug
CPPFLAGS += -g -O0 $(SANFLAGS) -DDEBUG -D_DEBUG
LDFLAGS += -g -O0 -lm -lreadline $(SANFLAGS)
endif
# String substitution for every C/C++ file.
# As an example, hello.cpp turns into ./build/hello.cpp.o
OBJS := $(SRCS:%=$(BUILD_DIR)/%.o)
# String substitution (suffix version without %).
# As an example, ./build/hello.cpp.o turns into ./build/hello.cpp.d
DEPS := $(OBJS:.o=.d)
# The final build step.
# ====================
$(BUILD_DIR)/$(TARGET_EXEC): $(OBJS)
$(CC) $(OBJS) -o $@ $(LDFLAGS) $(LIBS)
# Build step for C source
$(BUILD_DIR)/%.c.o: %.c
mkdir -p $(dir $@)
$(CC) $(CPPFLAGS) $(CFLAGS) -c $< -o $@
# Build step for C++ source
$(BUILD_DIR)/%.cpp.o: %.cpp
mkdir -p $(dir $@)
$(CXX) $(CPPFLAGS) $(CXXFLAGS) -c $< -o $@
.PHONY: clean run
clean:
rm -r $(BUILD_PREFIX)
run: $(BUILD_DIR)/$(TARGET_EXEC)
@$(BUILD_DIR)/$(TARGET_EXEC)
# Include the .d makefiles. The - at the front suppresses the errors of missing
# Makefiles. Initially, all the .d files will be missing, and we don't want those
# errors to show up.
-include $(DEPS)