Skip to content
Change the repository type filter

All

    Repositories list

    • spatz

      Public
      Spatz is a compact RISC-V-based vector processor meant for high-performance, small computing clusters.
      C
      Apache License 2.0
      188212Updated Jan 11, 2025Jan 11, 2025
    • cheshire

      Public
      A minimal Linux-capable 64-bit RISC-V SoC built around CVA6
      Verilog
      Other
      52213817Updated Jan 11, 2025Jan 11, 2025
    • ara

      Public
      The PULP Ara is a 64-bit Vector Unit, compatible with the RISC-V Vector Extension Version 1.0, working as a coprocessor to CORE-V's CVA6 core
      C
      Other
      132389648Updated Jan 10, 2025Jan 10, 2025
    • cva6-sdk

      Public
      CVA6 SDK containing RISC-V tools and Buildroot
      Makefile
      67102Updated Jan 10, 2025Jan 10, 2025
    • opensbi

      Public
      RISC-V Open Source Supervisor Binary Interface
      C
      Other
      527002Updated Jan 10, 2025Jan 10, 2025
    • carfield

      Public
      A mixed-criticality platform built around Cheshire, with a number of safety/security and predictability features. Ready-to-use FPGA flow on multiple boards is available.
      Tcl
      Other
      1475166Updated Jan 10, 2025Jan 10, 2025
    • cva6

      Public
      This is the fork of CVA6 intended for PULP development.
      Assembly
      Other
      7071718Updated Jan 10, 2025Jan 10, 2025
    • chimera

      Public
      Python
      Other
      21391Updated Jan 9, 2025Jan 9, 2025
    • Python
      Apache License 2.0
      3363Updated Jan 9, 2025Jan 9, 2025
    • Deeploy

      Public
      DNN Compiler for Heterogeneous SoCs
      Python
      Apache License 2.0
      102043Updated Jan 9, 2025Jan 9, 2025
    • A tool to run litmus tests on bare-metal hardware
      C
      Other
      12201Updated Jan 9, 2025Jan 9, 2025
    • croc

      Public
      A PULP SoC for education, easy to understand and extend with a full flow for a physical design.
      SystemVerilog
      Other
      64300Updated Jan 8, 2025Jan 8, 2025
    • C
      Other
      5274250Updated Jan 8, 2025Jan 8, 2025
    • C
      Other
      21024Updated Jan 8, 2025Jan 8, 2025
    • iDMA

      Public
      A modular, parametrizable, and highly flexible Data Movement Accelerator (DMA)
      SystemVerilog
      Other
      2911475Updated Jan 7, 2025Jan 7, 2025
    • axi

      Public
      AXI SystemVerilog synthesizable IP modules and verification infrastructure for high-performance on-chip communication
      SystemVerilog
      Other
      2731.2k449Updated Jan 7, 2025Jan 7, 2025
    • SystemVerilog modules and classes commonly used for verification
      SystemVerilog
      Other
      144402Updated Jan 7, 2025Jan 7, 2025
    • mempool

      Public
      A 256-RISC-V-core system with low-latency access into shared L1 memory.
      C
      Apache License 2.0
      4728034Updated Jan 7, 2025Jan 7, 2025
    • svase

      Public
      C++
      Apache License 2.0
      23110Updated Jan 7, 2025Jan 7, 2025
    • astral

      Public
      A space computing platform built around Cheshire, with a configurable number of safety, security, reliability and predictability features with a ready-to-use FPGA flow on multiple boards.
      Tcl
      Other
      14506Updated Jan 7, 2025Jan 7, 2025
    • 0000Updated Jan 7, 2025Jan 7, 2025
    • axi_llc

      Public
      SystemVerilog
      Other
      152139Updated Jan 6, 2025Jan 6, 2025
    • cvfpu

      Public
      Parametric floating-point unit with support for standard RISC-V formats and operations as well as transprecision formats.
      SystemVerilog
      Apache License 2.0
      1171204Updated Jan 3, 2025Jan 3, 2025
    • An interleaved high-throughput low-contention L2 scratchpad memory.
      SystemVerilog
      Other
      2243Updated Jan 3, 2025Jan 3, 2025
    • An energy-efficient RISC-V floating-point compute cluster.
      C
      Apache License 2.0
      5858157Updated Dec 30, 2024Dec 30, 2024
    • pulp-nnx

      Public
      C
      Apache License 2.0
      0400Updated Dec 30, 2024Dec 30, 2024
    • C
      31210Updated Dec 20, 2024Dec 20, 2024
    • FlooNoC

      Public
      A Fast, Low-Overhead On-chip Network
      SystemVerilog
      Apache License 2.0
      25155114Updated Dec 20, 2024Dec 20, 2024
    • The multi-core cluster of a PULP system.
      SystemVerilog
      Other
      216344Updated Dec 19, 2024Dec 19, 2024
    • C
      16731Updated Dec 19, 2024Dec 19, 2024