-
Notifications
You must be signed in to change notification settings - Fork 17
/
Copy pathprogram.S
408 lines (382 loc) · 5.43 KB
/
program.S
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
#include <asm.h>
#include <regdef.h>
#include <target/bonito.h>
.data
.global cachelock_start;
.global cachelock_end;
cachelock_start:
LEAF(tgt_putchar1)
la v0, COM1_BASE_ADDR
1:
lbu v1, 5(v0)
and v1, 0x20
beqz v1, 1b
nop
sb a0, 0(v0)
j ra
nop
END(tgt_putchar1)
LEAF(tgt_testchar1)
.set noat
la v0, COM1_BASE_ADDR
1:
lbu v1, 5(v0)
and v0, v1, 1
jr ra
nop
.set at
END(tgt_testchar)
#define SPI_BASE 0xbfe00220
#define SPCR 0x0
#define SPSR 0x1
#define TXFIFO 0x2
#define SPER 0x3
#define PARAM1 0x4
#define SOFTCS 0x5
#define PARAM2 0x6
.macro set_spi add,val
li v1,\val;
sb v1,\add(v0);
.endm
LEAF(spi_init)
li v0,SPI_BASE
set_spi SPSR,0xc0;
set_spi PARAM1,0x10;
set_spi SPER,0x5;
set_spi PARAM2,1;
set_spi SPCR,0x50;
jr ra
nop
END(spi_init)
LEAF(program)
.set mips32
.set noreorder
.set noat
#spi io base
li t0,SPI_BASE;
move t3,ra
li v0,0x11; /*high cs*/
sb v0,5(t0);
bal spi_waitsr; /*wait_sr(v0)*/
nop;
li v0,0x1;
sb v0,5(t0);
li v0,6;
bal spi_wb;
nop;
li v0,0x11;
sb v0,5(t0);
li v0,0x1;
sb v0,5(t0);
li a3,0x2;
300:
li v0,0x05;
bal spi_wb;
nop;
andi v0,0x3;
bne v0,a3,300b;
nop;
li v0,0x11;
sb v0,5(t0);
li v0,0x1;
sb v0,5(t0);
li v0,0x1;
bal spi_wb;
nop;
li v0,0x0;
bal spi_wb;
nop;
li v0,0x11;
sb v0,5(t0);
1:
lw t2,(a0)
12:
bal spi_waitsr;nop;
li v0,0x1;
sb v0,5(t0);
li v0,6;
bal spi_wb;
nop;
li v0,0x11;
sb v0,5(t0);
li v0,0x1;
sb v0,5(t0);
li a3,0x2;
300:li v0,0x05;
bal spi_wb;
nop;
andi v0,0x3;
bne v0,a3,300b;
nop;
li v0,0x11;
sb v0,5(t0);
li v0,0x1;
sb v0,5(t0);
li v0,2;
bal spi_wb;
nop;
and v0,a1,0xfff;
bnez v0,11f;
nop;
11:srl v0,a1,16;
bal spi_wb;
nop;
srl v0,a1,8;
bal spi_wb;
nop;
move v0,a1;
bal spi_wb;
nop;
2:
andi v0,t2,0xff
bal spi_wb;
nop;
srl t2, 8
li v0,0x11;
sb v0,5(t0);
addiu a0,1;
addiu a1,1;
addiu a2,-1;
beqz a2,3f;
nop;
andi v0, a0,3
bnez v0,12b
nop
b 1b;
nop;
3:li v0,0x11;
sb v0,5(t0); /*high cs*/
bal spi_waitsr;
nop;
sync;
move ra,t3;
jr ra ;
nop;
END(program)
LEAF(erase_area)
li t0,SPI_BASE;
move t1, ra;
li v0,0x11;
sb v0,5(t0); /*high cs*/
bal spi_waitsr; /*wait_sr(v0)*/
nop;
2:li v0,0x1;
sb v0,5(t0); /*low cs*/
li v0,6; /* write enable */
bal spi_wb;
nop;
li v0,0x11;
sb v0,5(t0); /*high cs*/
li v0,0x1;
sb v0,5(t0); /*low cs*/
li a3,0x2;
300:li v0,0x05; /* check WEL */
bal spi_wb;
nop;
andi v0,0x3;
bne v0,a3,300b;
nop;
li v0,0x11;
sb v0,5(t0); /*high cs*/
li v0,0x1;
sb v0,5(t0); /*low cs*/
li v0,0x1; /* write enable */
bal spi_wb;
nop;
li v0,0x0; /* write sr to 0 */
bal spi_wb;
nop;
li v0,0x11;
sb v0,5(t0); /*high cs*/
bal spi_waitsr; /*wait_sr(v0)*/
nop;
li v0,0x1;
sb v0,5(t0); /*low cs*/
li v0,6; /* write enable */
bal spi_wb;
nop;
li v0,0x11;
sb v0,5(t0); /*high cs*/
li v0,0x1;
sb v0,5(t0); /*low cs*/
li a3,0x2;
300:li v0,0x05; /* check WEL */
bal spi_wb;
nop;
andi v0,0x3;
bne v0,a3,300b;
nop;
li v0,0x11;
sb v0,5(t0); /*high cs*/
li v0,0x1;
sb v0,5(t0); /*low cs*/
li v0,0xd8; /*bluk erase*/
bal spi_wb;
nop;
srl v0,a0,16; /*addr*/
bal spi_wb;
nop;
srl v0,a0,8;
bal spi_wb;
nop;
move v0,a0;
bal spi_wb;
nop;
li v0,0x11;
sb v0,5(t0); /*high cs*/
bal spi_waitsr; /*wait_sr(v0)*/
nop;
addu a0,a2;
slt v0,a1,a0;
beqz v0,2b;
nop;
sync;
move ra,t1
jr ra
nop;
END(erase_area)
LEAF(erase)
li t0,SPI_BASE;
move t1, ra;
li v0,0x11;
sb v0,5(t0); /*high cs*/
bal spi_waitsr; /*wait_sr(v0)*/
nop;
2:li v0,0x1;
sb v0,5(t0); /*low cs*/
li v0,6; /* write enable */
bal spi_wb;
nop;
li v0,0x11;
sb v0,5(t0); /*high cs*/
li v0,0x1;
sb v0,5(t0); /*low cs*/
li a3,0x2;
300:li v0,0x05; /* check WEL */
bal spi_wb;
nop;
andi v0,0x3;
bne v0,a3,300b;
nop;
li v0,0x11;
sb v0,5(t0); /*high cs*/
li v0,0x1;
sb v0,5(t0); /*low cs*/
li v0,0x1; /* write enable */
bal spi_wb;
nop;
li v0,0x0; /* write sr to 0 */
bal spi_wb;
nop;
li v0,0x11;
sb v0,5(t0); /*high cs*/
bal spi_waitsr; /*wait_sr(v0)*/
nop;
li v0,0x1;
sb v0,5(t0); /*low cs*/
li v0,6; /* write enable */
bal spi_wb;
nop;
li v0,0x11;
sb v0,5(t0); /*high cs*/
li v0,0x1;
sb v0,5(t0); /*low cs*/
li a3,0x2;
300:li v0,0x05; /* check WEL */
bal spi_wb;
nop;
andi v0,0x3;
bne v0,a3,300b;
nop;
li v0,0x11;
sb v0,5(t0); /*high cs*/
li v0,0x1;
sb v0,5(t0); /*low cs*/
li v0,0xc7; /*chip erase*/
bal spi_wb;
nop;
li v0,0x11;
sb v0,5(t0); /*high cs*/
bal spi_waitsr; /*wait_sr(v0)*/
nop;
sync;
move ra,t1
jr ra
nop;
END(erase)
LEAF(spi_wb)
sb v0,2(t0); /**** 103 send_cmd(v0) *****/
1:lb v0,1(t0);
andi v0,1;
bnez v0,1b;
nop;
lb v0,2(t0);
jr ra;
nop; /**** 103 send_cmd(v0)*****/
END(spi_wb)
LEAF(spi_waitsr)
move a3,ra; /**** 112 wait_sr(v0)*****/
li v0,0x1;
sb v0,5(t0); /*low cs*/
li v0,0x5;
bal spi_wb;
nop;
1120:li v0,0xff;
bal spi_wb;
nop;
andi v0,1;
bnez v0,1120b;
nop;
li v0,0x11;
sb v0,5(t0); /*high cs*/
move ra, a3;
jr ra
nop; /**** 112 wait_sr(v0)****/
END(spi_waitsr)
cachelock_end:
.text
.set mips3;
initmips:
.global initmips;
/*for data and bss*/
dli t0,0x900000003ff00200 //lock 0x9f000000 - 0x9f00f000
dli t1,0xffffffffffffc000
sd t1,0x40(t0)
la t1, _fdata
li v0, 0x1fffffff
and t1, v0
dli v0,0x8000000000000000
or t1,v0
sd t1,0x0(t0)
la sp, _fdata
addiu sp, 0x4000-16
/* Clear BSS */
la t0, _edata
la t2, _end
2: sw zero, 0(t0)
bne t2, t0, 2b
addu t0, 4
la t0, _fdata
addiu t2,t0,0x4000
2: lw zero, 0(t0)
bne t2, t0, 2b
addu t0, 4
#if 1
bal tgt_testchar
nop
beqz v0,1f
nop
bal tgt_getchar
nop
li v1,'d';
bne v0,v1,1f
nop
b 2f
nop
1:
b initmips1
nop
#endif
2:
bal xmodem
nop